# Specifications for the NI PXI-6552/6551

#### 100/50 MHz Digital Waveform Generator/Analyzer

These specifications are valid for the operating temperature range, unless otherwise noted.

## **Channel Characteristics**

| Specification                                                        | Value               | Comments                                                                                |
|----------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|
| Number of data channels                                              | 20                  | —                                                                                       |
| Direction<br>control of data<br>channels                             | Per channel         |                                                                                         |
| Number of<br>Programmable<br>Function<br>Interface (PFI)<br>channels | 4                   | Refer to the<br>Waveform<br>Characteristics<br>section for<br>more details.             |
| Direction<br>control of PFI<br>channels                              | Per channel         | —                                                                                       |
| Number of<br>clock terminals                                         | 3 input<br>2 output | Refer to<br>the <i>Timing</i><br><i>Characteristics</i><br>section for<br>more details. |



# Generation Signal Characteristics (Data, DDC CLK OUT, and PFI <0:3> Channels)

| Specification                                       | Value                                                                                                                                              | Comments                                                                |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Generation<br>voltage range                         | -2.0 V to 5.5 V                                                                                                                                    | Into 1 MΩ                                                               |
| Generation signal type                              | Single-ended                                                                                                                                       | _                                                                       |
| Number of<br>programmable<br>voltage levels         | 1 voltage low level<br>1 voltage high level                                                                                                        | For all data,<br>CLK OUT<br>(Sample clock<br>only), and PFI<br>channels |
| Generation<br>voltage range<br>restrictions         | -0.5 V to 5.5 V (up to 50 MHz clock rate)<br>-2.0 V to 3.7 V (up to 50 MHz clock rate)<br>-0.5 V to 3.7 V (50 to 100 MHz clock rate; NI 6552 only) | Into 1 MΩ                                                               |
| Generation<br>voltage swing                         | 400 mV to 6 V (up to 50 MHz clock rate)<br>400 mV to 4.2 V (50 to 100 MHz clock rate; NI 6552 only)                                                | Into 1 MΩ                                                               |
| Generation<br>voltage level<br>resolution           | 10 mV                                                                                                                                              | Into 1 MΩ                                                               |
| DC generation<br>voltage level<br>accuracy          | ±20 mV                                                                                                                                             | Into 1 MΩ;<br>does not<br>include system<br>crosstalk                   |
| Output<br>impedance                                 | 50 $\Omega$ nominal                                                                                                                                | At 25 °C                                                                |
| Output<br>impedance<br>temperature<br>coefficient   | 0.2 Ω/°C                                                                                                                                           | Typical                                                                 |
| Maximum DC<br>drive strength                        | ±50 mA maximum per channel<br>±600 mA maximum for all data, clock, and PFI channels                                                                | _                                                                       |
| Data channel<br>driver<br>enable/disable<br>control | Per channel                                                                                                                                        | Software-<br>selectable                                                 |

| Specification             | Value                                                                                       | Comments |
|---------------------------|---------------------------------------------------------------------------------------------|----------|
| Channel<br>power-up state | Drivers disabled, 10 k $\Omega$ input impedance                                             |          |
| Output<br>protection      | The device can indefinitely sustain a short to any voltage in the generation voltage range. | —        |

# Acquisition Signal Characteristics (Data, STROBE, and PFI <0..3> Channels)

| Specification                                          | Value                                               | Comments                                                                        |
|--------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|
| Number of<br>voltage<br>comparators<br>per channel     | 2                                                   | _                                                                               |
| Acquisition voltage range                              | -2.0 V to 5.5 V                                     |                                                                                 |
| Number of<br>programmable<br>acquisition<br>thresholds | 1 voltage low threshold<br>1 voltage high threshold | For all data,<br>STROBE, and<br>PFI channels                                    |
| Minimum<br>detectable<br>voltage swing                 | 50 mV                                               | 10 kΩ input<br>impedance,<br>measured with<br>50% duty<br>cycle input<br>signal |
| Acquisition<br>voltage<br>threshold<br>resolution      | 10 mV                                               | 10 kΩ input<br>impedance                                                        |
| DC acquisition<br>voltage<br>threshold<br>accuracy     | ±30 mV                                              | 10 kΩ input<br>impedance,<br>does not<br>include system<br>crosstalk            |

| Specification       | Value                           | Comments                                                                                           |
|---------------------|---------------------------------|----------------------------------------------------------------------------------------------------|
| Input<br>impedance  | 50 Ω nominal or 10 kΩ (default) | Software-<br>selectable per<br>channel, when<br>powered on<br>and within<br>valid voltage<br>range |
| Input<br>protection | -2.3 V to 6.8 V                 | Diode clamps<br>in the design<br>may provide<br>additional<br>protection<br>outside this<br>range. |

## **Timing Characteristics**

#### Sample Clock

| Specification                           | Value                                                                                                                                                                                                                                | Comments                                                                                                                      |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Sample clock<br>sources                 | <ol> <li>On Board Clock (internal voltage-controlled crystal<br/>oscillator (VCXO) with divider)</li> <li>CLK IN (SMB jack connector)</li> <li>PXI_STAR (PXI backplane)</li> <li>STROBE (DDC connector; acquisition only)</li> </ol> |                                                                                                                               |
| On Board<br>Clock<br>frequency<br>range | <b>NI 6552</b> : 48 Hz to 100 MHz<br>Configurable to 200 MHz/ $N$ ; $2 \le N \le 4,194,304$<br><b>NI 6551</b> : 48 Hz to 50 MHz<br>Configurable to 200 MHz/ $N$ ; $4 \le N \le 4,194,304$                                            | _                                                                                                                             |
| CLK IN<br>frequency<br>range            | <b>NI 6552</b> : 20 kHz to 100 MHz<br><b>NI 6551</b> : 20 kHz to 50 MHz                                                                                                                                                              | Refer to the<br><i>CLK IN</i><br><i>(SMB Jack<br/>Connector)</i><br>section for<br>restrictions<br>based on<br>waveform type. |

| Specification                                                | Va                                                                                    | lue                   | Comments                                                                                                                   |  |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| PXI_STAR<br>frequency<br>range                               | NI 6552: 48 Hz to 100 MHz<br>NI 6551: 48 Hz to 50 MHz                                 |                       | Refer to the<br><i>PXI_STAR</i><br>( <i>PXI</i><br><i>Backplane</i> )<br>section.                                          |  |
| STROBE<br>frequency<br>range                                 | NI 6552: 48 Hz to 100 MHz<br>NI 6551: 48 Hz to 50 MHz                                 |                       | Refer to the<br><i>STROBE</i><br><i>(Digital Data</i><br>& <i>Control</i><br><i>(DDC)</i><br><i>Connector)</i><br>section. |  |
| Sample clock<br>relative delay<br>adjustment                 | 0 to 1 Sample clock period                                                            |                       | You can apply<br>a delay or<br>phase<br>adjustment to<br>the On Board<br>Clock to align<br>multiple<br>devices.            |  |
| Sample clock<br>relative delay<br>adjustment<br>resolution   | 10 ps                                                                                 |                       |                                                                                                                            |  |
| Exported<br>Sample clock<br>destinations                     | <ol> <li>DDC CLK OUT (DDC connector)</li> <li>CLK OUT (SMB jack connector)</li> </ol> |                       | Sample clocks<br>with sources<br>other than<br>STROBE can<br>be exported.                                                  |  |
| Exported<br>Sample clock<br>delay range<br>$(\delta_C)$      | 0 to 1 Sample clock periods                                                           |                       | For clock<br>frequencies<br>≥25 MHz                                                                                        |  |
| Exported<br>Sample clock<br>delay<br>resolution $(\delta_C)$ | 1/256 of Sample clock period                                                          |                       | For clock<br>frequencies<br>≥25 MHz                                                                                        |  |
| Exported                                                     | Period Jitter                                                                         | Cycle-to-Cycle Jitter | Typical; using                                                                                                             |  |
| Sample clock<br>jitter                                       | 20 ps <sub>rms</sub>                                                                  | 35 ps <sub>rms</sub>  | On Board<br>Clock                                                                                                          |  |

# Generation Signal Characteristics (Data, DDC CLK OUT, and PFI <0..3> Channels)

| Specification                                       | Value                                 | Comments                                    |
|-----------------------------------------------------|---------------------------------------|---------------------------------------------|
| Data<br>channel-to-<br>channel skew                 | ±300 ps                               | Typical skew<br>across all data<br>channels |
|                                                     | ±900 ps                               | Maximum<br>skew across all<br>data channels |
| Maximum data<br>channel toggle<br>rate              | NI 6552: 50 MHz<br>NI 6551: 25 MHz    | _                                           |
| Data formats                                        | NRZ                                   | —                                           |
| Data position<br>modes                              | Rising edge, Falling edge, or Delayed | Relative to<br>Sample clock,<br>per channel |
| Generation data delay range $(\delta_G)$            | 0 to 1 Sample clock period            | For clock<br>frequencies<br>≥25 MHz         |
| Generation<br>data delay<br>resolution $(\delta_G)$ | 1/256 of Sample clock period          | For clock<br>frequencies<br>≥25 MHz         |

| 168.0m V                   |                   |                                       |     |                           |
|----------------------------|-------------------|---------------------------------------|-----|---------------------------|
| Ta in in the standard      |                   |                                       |     |                           |
| nandenski postikliči.<br>- | New Contraction   |                                       | 100 | Salar and a second second |
|                            |                   |                                       |     |                           |
|                            | $\mathbf{V}$      |                                       |     | /                         |
|                            | V.                | · · · · · · · · · · · · · · · · · · · | Y   |                           |
|                            | Λ                 |                                       | Λ   |                           |
|                            |                   | · · · · · · · · · · · · · · · · · · · |     |                           |
|                            |                   |                                       |     |                           |
|                            | Linder            |                                       |     |                           |
| 077 <sup>-1,-2,740-5</sup> |                   |                                       |     |                           |
| -32.00mV                   | :<br>20.00 mV/div |                                       |     | 2,000ns/div               |

| Specification                                                                                 | Value                    |                                             | Comments                |
|-----------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|-------------------------|
| Rise time<br>(0 V to 3.3 V<br>swing)                                                          | Into 50 Ω                | 2.25 ns                                     | 20% to 80%,<br>typical  |
|                                                                                               | Into 1 MΩ                | 2.75 ns into 475 pF test system capacitance |                         |
| Fall time<br>(0 V to 3.3 V<br>swing)                                                          | Into 50 Ω                | 2.25 ns                                     | 20% to 80%,             |
|                                                                                               | Into 1 MΩ                | 2.75 ns into 475 pF test system capacitance | typical                 |
| Exported<br>Sample clock<br>offset (t <sub>CO</sub> )                                         | 0 ns or 2.5 ns (default) |                                             | Software-<br>selectable |
| Time delay<br>from Sample<br>clock (internal)<br>to DDC<br>connector<br>(t <sub>SCDDC</sub> ) | 32.5 ns                  |                                             | Typical                 |

 $<sup>^1\,</sup>$  This eye diagram was captured on DIO 0 (100 MHz clock rate) at 3.3 V at room temperature into 50  $\Omega$  termination.



# Acquisition Signal Characteristics (Data, STROBE, and PFI <0..3> Channels)

| Specification                                                                               | Value   | Comments                                                                                                  |
|---------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------|
| Channel-to-<br>channel skew                                                                 | ±400 ps | Typical skew<br>across all data<br>channels                                                               |
|                                                                                             | ±900 ps | Maximum<br>skew across all<br>data channels                                                               |
| Minimum<br>detectable<br>pulse width                                                        | 4 ns    | Required at<br>both<br>acquisition<br>voltage<br>thresholds                                               |
| Set-up time to<br>STROBE<br>(t <sub>SUS</sub> )                                             | 2.3 ns  | Maximum;<br>includes<br>maximum data<br>channel-to-<br>channel skew                                       |
| Hold time to<br>STROBE (t <sub>HS</sub> )                                                   | 1.9 ns  | Maximum;<br>includes<br>maximum data<br>channel-to-<br>channel skew                                       |
| Time delay<br>from DDC<br>connector to<br>internal<br>Sample clock<br>(t <sub>DDCSC</sub> ) | 27.5 ns | Typical                                                                                                   |
| Set-up time to<br>Sample clock<br>(t <sub>SUSC</sub> )                                      | 0.4 ns  | Does not<br>include data<br>channel-to-<br>channel skew,<br>t <sub>DDCSC</sub> , or<br>t <sub>SCDDC</sub> |

| Specification                                        | Value                                 | Comments                                                                                                  |
|------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Hold time to<br>Sample clock<br>(t <sub>HSC</sub> )  | 0 ns                                  | Does not<br>include data<br>channel-to-<br>channel skew,<br>t <sub>DDCSC</sub> , or<br>t <sub>SCDDC</sub> |
| Data position<br>modes                               | Rising edge, Falling edge, or Delayed | Relative to<br>Sample clock,<br>per channel                                                               |
| Acquisition data delay range $(\delta_A)$            | 0 to 1 Sample clock periods           | For clock<br>frequencies<br>≥25 MHz                                                                       |
| Acquisition<br>data delay<br>resolution $(\delta_A)$ | 1/256 of Sample clock period          | For clock<br>frequencies<br>≥25 MHz                                                                       |





#### CLK IN (SMB Jack Connector)

| Specification                        | Value                                                                                     | Comments                             |
|--------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------|
| Direction                            | Input into device                                                                         | —                                    |
| Destinations                         | <ol> <li>Reference clock (for the phase lock loop (PLL))</li> <li>Sample clock</li> </ol> | —                                    |
| Input coupling                       | AC                                                                                        | —                                    |
| Input protection                     | ±10 VDC                                                                                   | —                                    |
| Input impedance                      | 50 $\Omega$ (default) or 1 k $\Omega$                                                     | Software-<br>selectable              |
| Minimum<br>detectable pulse<br>width | 4 ns                                                                                      | Required at V <sub>rms</sub><br>mean |

| Specification                      | Value                                     |                                                      |                                                                                           |                                               | Comments |
|------------------------------------|-------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------|----------|
| Clock<br>requirements              | Clock must be continuous and free-running |                                                      |                                                                                           |                                               | _        |
| As Sample clock                    |                                           |                                                      |                                                                                           |                                               |          |
| External Sample                    |                                           | Square W                                             | Vaves                                                                                     |                                               | —        |
| clock<br>requirements              | Voltage range                             | $0.65 \mathrm{V}_{\mathrm{pp}}$ to                   | 5.0 V <sub>pp</sub>                                                                       |                                               |          |
| -                                  | Frequency                                 | NI 6552: 20                                          | kHz to 100 M                                                                              | /Hz                                           | —        |
|                                    | range                                     | <b>NI 6551</b> : 20                                  | kHz to 50 M                                                                               | Hz                                            |          |
|                                    | Duty cycle<br>range                       | f < 50 MHz: 25% to 75%<br>$f \ge 50$ MHz: 40% to 60% |                                                                                           | _                                             |          |
|                                    |                                           | Sine Waves                                           |                                                                                           |                                               |          |
|                                    | Voltage<br>range                          | 0.65 V <sub>pp</sub><br>to 5.0 V <sub>pp</sub>       | $\begin{array}{c} 1.0 \ \mathrm{V_{pp}} \\ \text{to} \ 5.0 \ \mathrm{V_{pp}} \end{array}$ | 2.0 V <sub>pp</sub><br>to 5.0 V <sub>pp</sub> | —        |
|                                    | Frequency<br>range                        | <b>NI 6552</b> :<br>5.5 kHz to<br>100 MHz            | NI 6552:<br>5.5 MHz to<br>100 MHz                                                         | NI 6552:<br>1.8 MHz to<br>100 MHz             | _        |
|                                    |                                           | <b>NI 6551</b> :<br>5.5 MHz<br>to 50 MHz             | NI 6551:<br>3.5 MHz<br>to 50 MHz                                                          | NI 6551:<br>1.8 MHz<br>to 50 MHz              | _        |
| As Reference Clo                   | ck                                        |                                                      |                                                                                           |                                               |          |
| Reference clock<br>frequency range | 10 MHz ±50 ppm                            |                                                      |                                                                                           |                                               | _        |
| Reference clock voltage range      | 0.65 $V_{pp}$ to 2.8 $V_{pp}$             |                                                      |                                                                                           |                                               | _        |
| Reference clock<br>duty cycle      | 25% to 75%                                |                                                      |                                                                                           |                                               | —        |

#### STROBE (Digital Data & Control (DDC) Connector)

| Specification                        | Value                                                                                                                                              | Comments                                                    |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Direction                            | Input into device                                                                                                                                  | —                                                           |
| Destinations                         | Sample clock (acquisition only)                                                                                                                    | —                                                           |
| STROBE<br>frequency<br>range         | NI 6552: 48 Hz to 100 MHz<br>NI 6551: 48 Hz to 50 MHz                                                                                              |                                                             |
| STROBE duty cycle range              | NI 6552: 40% to 60% at frequencies >50 MHz;<br>25% to 75% at frequencies ≤50 MHz<br>NI 6551: 40% to 60%                                            | At the<br>programmed<br>threshold                           |
| Minimum<br>detectable<br>pulse width | 4 ns                                                                                                                                               | Required<br>at both<br>acquisition<br>voltage<br>thresholds |
| Voltage<br>thresholds                | Refer to the Acquisition Signal Characteristics (Data,<br>STROBE, and PFI <03> Channels) specifications in the<br>Channel Characteristics section. | —                                                           |
| Clock<br>requirements                | Clock must be continuous and free-running                                                                                                          | —                                                           |
| Input<br>impedance                   | 50 $\Omega$ or 10 k $\Omega$ (default)                                                                                                             | Software-<br>selectable                                     |

#### PXI\_STAR (PXI Backplane)

| Specification | Value                                            | Comments |
|---------------|--------------------------------------------------|----------|
| Direction     | Input into device                                | —        |
| Destinations  | 1. Sample clock                                  | _        |
|               | 2. Start trigger                                 |          |
|               | 3. Pause trigger (generation sessions only)      |          |
|               | 4. Script trigger (generation sessions only)     |          |
|               | 5. Reference trigger (acquisition sessions only) |          |

| Specification                  | Value                                                 | Comments |
|--------------------------------|-------------------------------------------------------|----------|
| PXI_STAR<br>frequency<br>range | NI 6552: 48 Hz to 100 MHz<br>NI 6551: 48 Hz to 50 MHz |          |
| Clock<br>requirements          | Clock must be continuous and free-running             |          |

#### CLK OUT (SMB Jack Connector)

| Specification              | Value                                                                                                                                                                | Comments |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Direction                  | Output                                                                                                                                                               | —        |  |
| Sources                    | <ol> <li>Sample clock (excluding STROBE)</li> <li>Reference clock (PLL)</li> </ol>                                                                                   | _        |  |
| Output<br>impedance        | $50 \Omega$ nominal                                                                                                                                                  |          |  |
| As Sample Cloc             | k                                                                                                                                                                    |          |  |
| Electrical characteristics | Refer to the <i>Generation Signal Characteristics (Data, DDC CLK OUT, and PFI &lt;03&gt; Channels)</i> specifications in the <i>Channel Characteristics</i> section. |          |  |
| As Reference C             | As Reference Clock                                                                                                                                                   |          |  |
| Maximum<br>drive current   | 24 mA                                                                                                                                                                |          |  |
| Logic type                 | 3.3 V CMOS                                                                                                                                                           | —        |  |

#### DDC CLK OUT (Digital Data & Control (DDC) Connector)

| Specification              | Value                                                                                                                                                                | Comments                                           |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Direction                  | Output                                                                                                                                                               | —                                                  |
| Sources                    | Sample clock                                                                                                                                                         | STROBE<br>cannot be<br>routed to<br>DDC CLK<br>OUT |
| Electrical characteristics | Refer to the <i>Generation Signal Characteristics (Data, DDC CLK OUT, and PFI &lt;03&gt; Channels)</i> specifications in the <i>Channel Characteristics</i> section. |                                                    |

#### **Reference Clock (PLL)**

| Specification                      | Value                                                                                                                                            | Comments                                                             |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Reference<br>clock sources         | <ol> <li>PXI_CLK10 (PXI backplane)</li> <li>CLK IN (SMB jack connector)</li> <li>None (internal oscillator not locked to a reference)</li> </ol> | Provides the<br>reference<br>frequency for<br>the phase lock<br>loop |
| Lock time                          | 400 ms                                                                                                                                           | Typical                                                              |
| Reference<br>clock<br>frequencies  | 10 MHz ±50 ppm                                                                                                                                   |                                                                      |
| Reference<br>clock duty<br>cycle   | 25% to 75%                                                                                                                                       | —                                                                    |
| Reference<br>clock<br>destinations | CLK OUT (SMB jack connector)                                                                                                                     | _                                                                    |

### **Waveform Characteristics**

#### **Memory and Scripting**

| Specification          | Value                                                                                                                                                                                                                                                                                                                           |                                                                                                                                 |                                                                                                                                | Comments                                                                                          |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Memory<br>architecture | The NI 655X uses the Synchronization and Memory Core<br>(SMC) technology in which waveforms and instructions share<br>onboard memory. Parameters such as number of script<br>instructions, maximum number of waveforms in memory, and<br>number of samples (S) available for waveform storage are<br>flexible and user-defined. |                                                                                                                                 |                                                                                                                                | Refer to the<br>NI Digital<br>Waveform<br>Generator/<br>Analyzer Help<br>for more<br>information. |
| Onboard<br>memory size | <ol> <li>Mbit/channel<br/>(for generation<br/>sessions)</li> <li>Mbit/channel<br/>(for acquisition<br/>sessions)</li> </ol>                                                                                                                                                                                                     | <ul> <li>8 Mbit/channel<br/>(for generation<br/>sessions)</li> <li>8 Mbit/channel<br/>(for acquisition<br/>sessions)</li> </ul> | <ul><li>64 Mbit/channel<br/>(for generation<br/>sessions)</li><li>64 Mbit/channel<br/>(for acquisition<br/>sessions)</li></ul> | Maximum<br>limit for<br>generation<br>sessions<br>assumes no<br>scripting<br>instructions.        |

| Specification                        | Value                                           |                                                                                                                                                                                                                                                |                    | Comments                                                                                                                                                                          |  |
|--------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Generation<br>modes                  | <b>Single-waveform n</b><br>Generate a single w | _                                                                                                                                                                                                                                              |                    |                                                                                                                                                                                   |  |
|                                      | scripts to describe the which the waveform      | Generate a simple or complex sequence of waveforms. Use<br>scripts to describe the waveforms to be generated, the order in<br>which the waveforms are generated, how many times the<br>waveforms are generated, and how the device responds to |                    |                                                                                                                                                                                   |  |
| Generation                           |                                                 | Samp                                                                                                                                                                                                                                           | le Rate            | Sample rate                                                                                                                                                                       |  |
| minimum<br>waveform size             | Configuration                                   | 100 MHz<br>(NI 6552 only)                                                                                                                                                                                                                      | 50 MHz             | dependent.<br>Increasing<br>sample rate                                                                                                                                           |  |
|                                      | Finite waveform                                 | 2                                                                                                                                                                                                                                              | 2                  | increases                                                                                                                                                                         |  |
|                                      | Continuous<br>waveform                          | 32                                                                                                                                                                                                                                             | 16                 | minimum<br>waveform size<br>requirement.                                                                                                                                          |  |
|                                      | Stepped triggered script                        | 128                                                                                                                                                                                                                                            | 64                 | For information on these                                                                                                                                                          |  |
|                                      | Burst triggered<br>script                       | 512                                                                                                                                                                                                                                            | 256                | configurations,<br>refer to<br><i>Common</i><br><i>Scripting Use</i><br><i>Cases</i> in the<br><i>NI Digital</i><br><i>Waveform</i><br><i>Generator/</i><br><i>Analyzer Help.</i> |  |
| Generation<br>finite repeat<br>count | 1 to 16,777,216                                 |                                                                                                                                                                                                                                                |                    | —                                                                                                                                                                                 |  |
| Generation<br>waveform<br>quantum    | Waveform size mus                               | t be an integer multip                                                                                                                                                                                                                         | le of two samples. | Regardless of<br>waveform<br>size,<br>NI-HSDIO<br>allocates<br>waveforms<br>into block<br>sizes of 32 S<br>of physical<br>memory.                                                 |  |

| Specification                                                        | Value               | Comments |
|----------------------------------------------------------------------|---------------------|----------|
| Acquisition<br>minimum<br>record size                                | 1 sample            | _        |
| Acquisition<br>record<br>quantum                                     | 1 record            | _        |
| Acquisition<br>number of<br>pre-Reference<br>trigger<br>samples      | 0 up to full record |          |
| Acquisition<br>number of<br>post-<br>Reference<br>trigger<br>samples | 0 up to full record | _        |

#### Triggers (Inputs to the NI 655X)

| Specification | Values                                           | Comments |
|---------------|--------------------------------------------------|----------|
| Trigger types | 1. Start trigger                                 | _        |
|               | 2. Pause trigger                                 |          |
|               | 3. Script trigger (generation sessions only)     |          |
|               | 4. Reference trigger (acquisition sessions only) |          |
| Sources       | 1. PFI 0 (SMB jack connector)                    | —        |
|               | 2. PFI <13> (DDC connector)                      |          |
|               | 3. PXI_TRIG<07> (PXI backplane)                  |          |
|               | 4. PXI_STAR (PXI backplane)                      |          |
|               | 5. Pattern match (acquisition sessions only)     |          |
|               | 6. Software (user function call)                 |          |
|               | 7. Disabled (do not wait for a trigger)          |          |

| Specification                                      | Values                                                                                                                                                                                                                                                                                   |                         | Comments                                                                                                                              |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Trigger<br>detection                               | <ol> <li>Start trigger (edge detection: rising or falling)</li> <li>Pause trigger (level detection: high or low)</li> <li>Script trigger (edge detection: rising or falling;<br/>level detection: high or low)</li> <li>Reference trigger (edge detection: rising or falling)</li> </ol> |                         | _                                                                                                                                     |
| Minimum<br>required<br>trigger pulse<br>width      | 30 ns                                                                                                                                                                                                                                                                                    |                         | Acquisition<br>triggers must<br>also meet<br>set-up and<br>hold time<br>requirements.                                                 |
| Destinations                                       | <ol> <li>PFI 0 (SMB jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PXI_TRIG&lt;07&gt; (PXI backplane)</li> </ol>                                                                                                                                                      |                         | Each trigger<br>can be routed<br>to any<br>destination<br>except the<br>Pause trigger.<br>The Pause<br>trigger cannot<br>be exported. |
| Delay from                                         | Generation Sessions                                                                                                                                                                                                                                                                      | Acquisition Sessions    | _                                                                                                                                     |
| Pause trigger<br>to Paused state                   | 32 Sample clock<br>periods + 150 ns                                                                                                                                                                                                                                                      | Synchronous to the data | Use the Data<br>Active event<br>during<br>generation to<br>determine<br>when the<br>NI 655 <i>X</i> enters<br>the Paused<br>state.    |
| Delay from<br>trigger to<br>digital data<br>output | 32 Sample clock periods + 160 ns                                                                                                                                                                                                                                                         |                         | _                                                                                                                                     |

#### Events (Output from the NI 655X)

| Specification                            | Value                                                                                                                                      | Comments                                                                                                                                                               |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Event type                               | <ol> <li>Marker (generation sessions only)</li> <li>Data Active event (generation sessions only)</li> <li>Ready for Start event</li> </ol> | —                                                                                                                                                                      |
| Destinations                             | <ol> <li>PFI 0 (SMB jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PXI_TRIG&lt;07&gt; (PXI backplane)</li> </ol>        | Each event<br>can be routed<br>to any<br>destination,<br>except the Data<br>Active event.<br>The Data<br>Active event<br>can only be<br>routed to the<br>PFI channels. |
| Marker time<br>resolution<br>(placement) | Markers must be placed at an integer multiple of two samples.                                                                              | _                                                                                                                                                                      |

#### Calibration

| Specification                                                                        | Value        | Comments |
|--------------------------------------------------------------------------------------|--------------|----------|
| Interval for<br>external<br>calibration                                              | 2 years      | _        |
| Warm-up time                                                                         | 15 minutes   | —        |
| Onboard calibration voltage reference                                                |              |          |
| Temperature coefficient                                                              | ±5 ppm/°C    | _        |
| Long-term<br>stability                                                               | 90 ppm/√ kHr | Typical  |
| On Board Clock characteristics (only valid when PLL reference source is set to None) |              |          |
| Frequency<br>accuracy                                                                | ±100 ppm     | Typical  |

| Specification            | Value             | Comments |
|--------------------------|-------------------|----------|
| Temperature<br>stability | ±30 ppm           | Typical  |
| Aging                    | ±5 ppm first year | Typical  |

#### Power

| Specification | Value   |         | Comments |
|---------------|---------|---------|----------|
|               | Typical | Maximum | —        |
| +3.3 VDC      | 2.0 A   | 2.0 A   |          |
| +5 VDC        | 1.8 A   | 2.3 A   | —        |
| +12 VDC       | 0.3 A   | 0.5 A   | —        |
| -12 VDC       | 0.2 A   | 0.2 A   | —        |
| Total power   | 21.6 W  | 26.5 W  | _        |

#### Software Specifications

| Specification           | Value                                                                                                                                                                                                                                                                                                  | Comments |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Driver<br>software      | NI-HSDIO driver software. NI-HSDIO allows you to<br>configure, control, and calibrate the NI 655X. NI-HSDIO<br>provides application interfaces for many development<br>environments. NI-HSDIO follows IVI API guidelines.                                                                              | _        |
| Application<br>software | <ul> <li>NI-HSDIO provides programming interfaces for the following application development environments:</li> <li>National Instruments LabVIEW 7.0 or later</li> <li>National Instruments LabWindows<sup>™</sup>/CVI<sup>™</sup> 6.0 or later</li> <li>Microsoft Visual C/C++ 6.0 or later</li> </ul> |          |
| Test panel              | National Instruments Measurement & Automation Explorer<br>(MAX) provides test panels with basic acquisition and<br>generation functionality for the NI 655X. MAX is included on<br>the NI-HSDIO driver CD.                                                                                             | —        |

#### **Physical Specifications**

| Specification                | Value                                                                        |                        | Comments |
|------------------------------|------------------------------------------------------------------------------|------------------------|----------|
| Dimensions                   | Single 3U CompactPCI slot; PXI compatible                                    |                        |          |
| Front Panel Co               | nnectors                                                                     |                        |          |
| Label                        | Function(s)                                                                  | Connector Type         | —        |
| CLK IN                       | External Sample clock,<br>external PLL reference input                       | SMB jack connector     | _        |
| PFI 0                        | Events, triggers                                                             | SMB jack connector     | _        |
| CLK OUT                      | Exported Sample clock,<br>exported Reference clock                           | SMB jack connector     | _        |
| DIGITAL<br>DATA &<br>CONTROL | Digital data channels,<br>exported Sample clock,<br>STROBE, events, triggers | 68-pin VHDCI connector |          |

#### **Environment and Compliance**

| Specification                     | Value                                                                                                                                                                                 | Comments |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Operating<br>temperature          | 0 °C to +55 °C in all NI PXI chassis except the following:<br>0 °C to +45 °C when installed in an NI PXI-1000/B and<br>NI PXI-101X chassis (Meets IEC-60068-2-1 and<br>IEC-60068-2-2) | —        |
| Storage<br>temperature            | -20 °C to 70 °C                                                                                                                                                                       |          |
| Operating<br>relative<br>humidity | 10% to 90% relative humidly, noncondensing<br>(Meets IEC-60068-2-56)                                                                                                                  | —        |
| Storage<br>relative<br>humidity   | 5% to 95% relative humidity, noncondensing<br>(Meets IEC-60068-2-56)                                                                                                                  | —        |
| Operating<br>shock                | 30 g, half-sine, 11 ms pulse (Meets IEC-60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.)                                                                        | —        |
| Storage shock                     | 50 g, half-size, 11 ms pulse (Meets IEC-60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.)                                                                        |          |

| Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Value                                                                                                                                                                                                                                                                 | Comments                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Operating vibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5 Hz to 500 Hz, 0.31 g <sub>rms</sub> (Meets IEC-60068-2-64)                                                                                                                                                                                                          |                                                                                                 |
| Storage vibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5 Hz to 500 Hz, 2.46 g <sub>rms</sub> (Meets 60068-2-64. Test profile exceeds requirements of MIL-PRF-28800F, Class B)                                                                                                                                                | _                                                                                               |
| Altitude                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0 m to 2000 m above sea level (at 25 °C ambient temperature)                                                                                                                                                                                                          | —                                                                                               |
| Pollution<br>Degree                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2                                                                                                                                                                                                                                                                     |                                                                                                 |
| Safety                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>The NI 655X meets the requirements of the following standards of safety for electrical equipment for measurement, control, and laboratory use:</li> <li>IEC 61010-1, EN 61010-1</li> <li>UL 3111-1, UL 61010B-1</li> <li>CAN/CSA C22.2 No. 1010.1</li> </ul> | For UL and<br>other safety<br>certifications,<br>refer to the<br>product label or<br>to ni.com. |
| Emissions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EN 55011 Class A at 10 m<br>FCC Part 15A above 1 GHz                                                                                                                                                                                                                  |                                                                                                 |
| Immunity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EN 61326:1997 + A2:2001, Table 1                                                                                                                                                                                                                                      | _                                                                                               |
| EMC/EMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CE, C-Tick, and FCC Part 15 (Class A) Compliant<br>For EMC compliance, you must operate this device with<br>shielded cabling.                                                                                                                                         |                                                                                                 |
| This product mee<br>for CE marking,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ets the essential requirements of applicable European Directives, as follows:                                                                                                                                                                                         | as amended                                                                                      |
| Low-Voltage<br>Directive<br>(safety)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 73/23/EEC                                                                                                                                                                                                                                                             |                                                                                                 |
| Electro-<br>magnetic<br>Compatibility<br>Directive<br>(EMC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 89/336/EEC                                                                                                                                                                                                                                                            |                                                                                                 |
| For full EMC compliance, you must operate this device with shielded cabling. In addition, all covers<br>and filler panels must be installed. Refer to the Declaration of Conformity (DoC) for this product<br>for any additional regulatory compliance information. To obtain the DoC for this product, visit<br>ni.com/hardref.nsf. To search by model number, click <b>Search All Products (by Model</b><br><b>Number)</b> , enter the model number in the search box, and click <b>Go</b> . To search by product family,<br>click <b>Browse All Products (by Product Line)</b> and follow the product family links to the<br>appropriate product. A link to the DoC (in Adobe Acrobat format) appears. Click the Acrobat icon<br>to download or read the DoC. |                                                                                                                                                                                                                                                                       |                                                                                                 |

CVI™, IVI™, LabVIEW™, National Instruments™, NI™, ni.com™, and NI-DAQ™ are trademarks of National Instruments Corporation. Product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering National Instruments products, refer to the appropriate location: **Help\*Patents** in your software, the patents.txt file on your CD, or ni.com/patents.



323309A-01

Aug03

© 2003 National Instruments Corp. All rights reserved.